# National Tsing Hua University Department of Electrical Engineering EE4292 IC Design Laboratory Fall 2018

### Homework Assignment #3 (5%)

# Logic Synthesis for Intensity-weighted Average Filter Engine

Assigned on Oct 18, 2018

Due by Nov 1, 2018

### **Assignment Description**

Perform logic synthesis for the filter engine you designed in Homework #2. An RTL redesign to improve the performance is allowed and encouraged. Be sure that your RTL code can pass all the test pattern in Homework #2. The grading will be based on the following performance index:

A: Total area (shown in report/report\_area\_weighted\_avg\_filter\_engine.out, e.g.Total area: 35151)

T: TEST\_CYCLE (your timing constraint, e.g. 2.6 for a nice implementation)

**Performance index (PI)=** A\*T (e.g.  $9.13*10^4$  for the above examples)

The following attached files are provided for this assignment:

| File Name             | Description                                       |
|-----------------------|---------------------------------------------------|
| HW3/hdl/weighted_avg_ | Empty Verilog file with I/O port definitions only |
| filter_engine.v       | (for reference)                                   |
| HW3/syn/*.tcl         | tel file for DC scripts                           |
| HW3/syn/run_dc.bat    | Batch file for running synthesis                  |

For this problem, you need to complete the following missions:

- 1. Show the logic correctness and synthesizability by delivering a functional module weighted\_avg\_filter\_engine.v, and its nLint report file (nLint rule set). You will get 0% for this homework if failing to achieve this requirement.
- 2. Perform logic synthesis with the provided scripts. Only two script files can be modified: 0\_readfile.tcl for adding your self-defined RTL files, and synthesis.tcl for changing the clock

timing constraint TEST CYCLE (e.g. 10 for 10 ns). Your timing slack should not be negative.

- 3. For this assignment, we have the following two grading ranks:
  - Rank A Perform logic synthesis for the Part2 of HW2. (Pass all patterns in Part2)
  - Rank B Perform logic synthesis for the Part1 of HW2. (Pass all patterns in Part1)

The grading will be based on your performance index:

For Rank A: 
$$\begin{cases} 3\% & \text{if } \mathbf{PI} > 2.5 \times 10^5 \\ 4\% & \text{if } 2.5 \times 10^5 \ge \mathbf{PI} > 1.3 \times 10^5 \\ 5\% & \text{if } \mathbf{PI} \le 1.3 \times 10^5 \end{cases}$$

For Rank B: 
$$\begin{cases} 1\% & \text{if } \mathbf{PI} > 8 \times 10^4 \\ 2\% & \text{if } 8 \times 10^4 \ge \mathbf{PI} > 3 \times 10^4 \\ 3\% & \text{if } \mathbf{PI} \le 3 \times 10^4 \end{cases}$$

4. Bonus. For Rank A works, 2% will be given to the best work in terms of the performance index, and 1% given to the second best.

### **Deliverable**

- 1. Synthesizable Verilog weighted avg filter engine.v (or others if any), and nLint report file.
- 2. The two modified synthesis script files: *0\_readfile.tcl* and *synthesis.tcl*. The report files for area and timing: *report\_area\_weighted\_avg\_filter\_engine.out* and *report\_time\_weighted\_avg\_filter\_engine.out*. The synthesis log file *da.log*.
- 3. A text file misc.txt summarizing your Rank, performance index and your A, and T as well.

## **Delivery File Structure**

HW3/

- hdl/
  - weighted\_avg\_filter\_engine.v
  - Other RTL files(\*.v) you use
- syn/
  - 0 readfile.tcl
  - synthesis.tcl
  - report area weighted avg filter engine.out
  - report time weighted avg filter engine.out
  - da.log
- nLint/
  - *nLint.rep*
- misc.txt